# Design Methods for Misaligned and Mispositioned Carbon-Nanotube Immune Circuits

Nishant Patil, Jie Deng, Albert Lin, H.-S. Philip Wong, Fellow, IEEE, and Subhasish Mitra

Abstract—Carbon-nanotube (CNT) field-effect transistors (CNFETs) are promising extensions to silicon CMOS. Simulations show that CNFET inverters fabricated with a perfect CNFET technology have 13 times better energy delay product compared with 32-nm silicon CMOS inverters. The following two fundamental challenges prevent the fabrication of CNFET circuits with the aforementioned advantages: 1) misaligned and mispositioned CNTs and 2) metallic CNTs. Misaligned and mispositioned CNTs can cause incorrect functionality. This paper presents a technique for designing arbitrary logic functions using CNFET circuits that are guaranteed to implement correct functions even in the presence of a large number of misaligned and mispositioned CNTs. Experimental demonstration of misaligned and mispositioned CNT-immune logic structures is also presented.

*Index Terms*—Carbon-nanotube (CNT) field-effect transistors (CNFETs), misaligned and mispositioned CNT-immune circuits.

## I. INTRODUCTION

ARBON-NANOTUBE (CNT) field-effect transistors (CNFETs) are promising candidates as extensions to silicon CMOS due to fine pitch and excellent device characteristics [35]. Fig. 1 shows the side view of a CNFET. Parallel semiconducting CNTs¹ are grown on or transferred to a substrate. The regions of the CNTs under the gate are undoped. The conductivity of these undoped regions is controlled by the gate. The source and drain regions of the CNTs are heavily doped. The gate, source, and drain contacts and interconnects are defined by conventional lithography. With this structure, a large

Manuscript received February 28, 2008; revised May 9, 2008. Current version published September 19, 2008. Part of this paper was presented at the Design Automation Conference (DAC) 2007, N. Patil, J. Deng, H.-S. P. Wong, and S. Mitra, "Automated Design of Misaligned-Carbon-Nanotube-Immune Circuits," DAC 2007, and at the VLSI Technology Symposium 2008, N. Patil, A. Lin, E. R. Myers, H.-S. P. Wong and S. Mitra, "Integrated Wafer-scale Growth and Transfer of Directional Carbon Nanotubes and Misaligned-Carbon-Nanotube-Immune Logic Structures." This work was supported in part by the Focus Center Research Program (FCRP, GSRC, C2S2, FENA), by the National Science Foundation, and by a Stanford Graduate Fellowship. This paper was recommended by Associate Editor K. Chakrabarty.

N. Patil is with Stanford University, Stanford, CA 94305 USA (e-mail: nppatil@stanford.edu).

J. Deng was with the Center for Integrated Systems, Stanford University, Stanford, CA 94305 USA. He is now with the IBM Semiconductor Research and Development Center, Hopewell Junction, NY 12533, USA.

A. Lin and H.-S. P. Wong are with the Center for Integrated Systems, Stanford University, Stanford, CA 94305 USA.

S. Mitra is with the Department of Electrical Engineering and the Department of Computer Science, Stanford University, Stanford, CA 94305 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCAD.2008.2003278

<sup>1</sup>In this paper, all CNTs are single-walled CNTs.



Fig. 1. CNFET.



Fig. 2. CNFET inverter.

portion of the existing design and manufacturing infrastructure for FET-based large-scale electronics systems can be utilized.

Fig. 2 shows the schematic of a CNFET inverter in the 32-nm-technology node. The inverter consists of contacts, p+-doped source and drain regions of semiconducting CNTs for the pull-up PFET network, n+-doped source and drain regions of semiconducting CNTs for the pull-down NFET network, two gates for the pull-up and pull-down networks, undoped or intrinsic regions of CNTs under the gates, and local interconnects connecting the gates. The conductivity of the semiconducting regions of the CNTs is controlled by the corresponding gate [16], [17]. The distance between the gates and the contacts is limited by the lithographic feature size (lithographic pitch in Fig. 2). The inter-CNT distance (sublithographic pitch in Fig. 2) is not limited by lithography because the CNTs are grown through self-assembly.

Fig. 3 shows a brief overview of the process of manufacturing CNFET circuits. Semiconducting CNTs are grown on or transferred to a substrate. The regions of logic cells



Fig. 3. CNFET circuit fabrication process.

are defined using lithography, and CNTs outside these cell regions are etched away. Then, the gate and contact regions are defined using lithography. Next, the CNT regions corresponding to PFET transistors are doped p-type (the NFET regions are lithographically masked during this step), and the CNT regions corresponding to NFET transistors are doped n-type (the PFET regions are lithographically masked during this step). The CNT regions under the gates remain undoped because they are masked during the doping steps in this self-aligned process. Finally, interconnects are defined using lithography.

Simulation results show that a CNFET inverter fabricated using a perfect CNFET technology has 5.1 times faster FO4 delay and 2.6 times lower energy per cycle compared with a 32-nm silicon CMOS inverter [9]. However, there are two major challenges that must be overcome before the large-scale integration of CNFETs becomes feasible.

1) Misaligned and Mispositioned CNTs: A major challenge in CNT manufacturing is the accurate positioning and placement of CNTs to make CNFETs [13], [18], [19]. Fig. 4 shows SEM images of CNTs on quartz that we have grown in our laboratory. Although a large fraction ( $\sim$ 99%) of the CNTs grown aligned to the crystal orientation of the single crystal quartz substrate (Fig. 4), a nonnegligible ( $\sim$ 1%) fraction of CNTs are misaligned [18]. Even if all the CNTs were aligned, the CNTs may be *mispositioned* and lie outside the gate region. It is nearly impossible to guarantee perfect alignment and positioning of all CNTs at VLSI scale. This can result in incorrect logic behaviors of fabricated logic structures (Fig. 5). Fig. 4 shows a possible CNFET NAND cell layout overlaid on a SEM image of directional CNTs grown on quartz. The misaligned CNT in Figs. 4 and 5(a) causes a Vdd to Output short in this NAND cell. This is because the portion of this CNT between Vdd and Output is entirely p-doped. Fig. 5(b) shows



Fig. 4. Misaligned CNT causing short in NAND logic gate.

a complex logic circuit in which misaligned and mispositioned CNTs cause incorrect logic functionality.

2) Metallic CNTs: Metallic CNTs cannot be used to make CNFETs because their conductivity cannot be controlled by the gate, thereby creating shorts in the transistors. For a random distribution of CNTs, about 1/3 of the CNTs are metallic [30]. Current CNT synthesis techniques yield between 10% and 70% metallic CNTs [21]. There are no known CNT synthesis techniques that grow exclusively semiconducting CNTs. There has been work on metallic CNT removal after CNT growth by electrical burning [5] or selective etching [36]. However, such metallic CNT removal techniques are imperfect, since they do not remove all metallic CNTs and remove some semiconducting CNTs. Hence, cooptimization between the design and processing is required to design circuits that function correctly in the presence of metallic CNTs [38].

Both misaligned and mispositioned CNTs, and metallic CNTs are major challenges for CNFET circuits. This paper focuses on the first challenge of misaligned and mispositioned CNTs and provides a design solution to address the problem. Discarding defective chips with misaligned and mispositioned CNTs or reconfiguring around defective cells after testing may be very expensive for future gigascale systems. Traditional fault-tolerance techniques, such as triple modular redundancy, are also very expensive in terms of area, power, and speed. The misaligned and mispositioned CNT-immune design technique described in this paper can be applied to any logic function and is compatible with VLSI processing. This technique has a minimal impact on existing VLSI manufacturing flows since it does not require die-specific customization. Also, this technique has minimal impact on existing VLSI design flows because imperfection-immune CNFET library cells can be designed using this technique.

The major contributions of this paper are the following.

- A technique for designing CNFET logic circuits that are guaranteed to implement correct logic functions even in the presence of a large number of misaligned and mispositioned CNTs. We refer to these circuits as misaligned and mispositioned CNT-immune circuits.
- 2) An automated algorithm to determine whether a given CNFET layout is vulnerable to misaligned and mispositioned CNTs.



Fig. 5. Incorrect logic functionality caused by misaligned and mispositioned CNTs.

- 3) A technique for automatically generating CNFET-based logic circuit designs that are misaligned and mispositioned CNT-immune.
- 4) Simulation results to compare energy, delay, and area of misaligned and mispositioned CNT-immune circuit designs compared with designs that are not guaranteed to be misaligned and mispositioned CNT-immune. The worst-case energy, delay, and area penalties of misaligned and mispositioned CNT-immune standard logic cells are 18%, 13%, and 21%, respectively (details in Section IV), compared with designs that are not misaligned and mispositioned CNT immune. These penalties are significantly lower than traditional defect- and fault-tolerance techniques. These penalties decrease with larger CNFET logic gate sizes.
- Experimental demonstration of misaligned and mispositioned CNT-immune logic structures.

Section II describes the algorithm for determining whether a given CNFET layout design is misaligned and mispositioned CNT immune. In Section III, we present an automated technique for generating misaligned and mispositioned CNT-immune logic circuit designs. Section IV presents simulation results. The experimental demonstration of misaligned and mispositioned CNT-immune logic structures is presented in Section V. Related work is described in Section VI, followed by conclusions in Section VII.

# II. DETERMINING MISALIGNED AND MISPOSITIONED-CNT VULNERABILITY

Given the layout of a CNFET-based circuit implementing a logic function, we need to determine whether one or more misaligned or mispositioned CNTs can result in incorrect logic function implementation. We will use a graph abstraction of the layout for this purpose. Fig. 6 shows three possible structures for a NAND circuit (the interconnect between the PFET and the NFET inputs is not shown for clarity). These structures will be used to illustrate our technique. The two gates in the pull-up network shown in Fig. 6(a) (corresponding to inputs A and B) are not at the same horizontal level to create a compact layout in the horizontal direction. This also reduces the gate capacitance for the gates in the pull-down network. In Fig. 6(b) and (c), the two gates in the pull-up network are at the same horizontal level separated by an undoped region [Fig. 6(b)] or an etched region [Fig. 6(c)]. As discussed earlier in Section I, the regions outside the cell boundaries are devoid of CNTs (removed by the etching of CNTs). In the ideal case, all CNTs should grow on the substrate in one direction from one contact to another, only passing under the gates. However, in reality, not all CNTs will be perfectly aligned and positioned (as discussed in Section I). Consider the misaligned CNT shown in Fig. 6(a), which is completely doped, similar to the case shown in Fig. 4. This CNT will cause a short between the Vdd and Output nodes. On the other hand, any misaligned or mispositioned CNT in



Fig. 6. (a) Misaligned and mispositioned CNT-vulnerable NAND cell. (b) Misaligned and mispositioned CNT-immune NAND cell with undoped region. (c). Misaligned and mispositioned CNT-immune NAND cell with etched region.

TABLE I LABELS ASSOCIATED WITH NODES IN THE GRAPH

| Node type                   | Node<br>Label    | Boolean<br>Function |
|-----------------------------|------------------|---------------------|
| Gate with input variable A  | GA               | A                   |
| Gate with input variable A' | G <sub>A</sub> ′ | A'                  |
| Doped Region                | D                | 1                   |
| Undoped Region              | UD               | 0                   |
| Etched Region               | Е                | 0                   |
| Vdd contact                 | Cv               | 1                   |
| Gnd contact                 | C <sub>G</sub>   | 1                   |
| Output contact              | Co               | 1                   |
| Any intermediate contact    | С                | 1                   |

Fig. 6(b) or (c) will not cause a malfunction. This is because any CNT in the pull-up network of Fig. 6(b) and (c) either passes under the gates corresponding to inputs A or B or passes through the undoped or etched region between the two gates, in which case it will not conduct [given a sufficient CNT density (>100 CNTs/ $\mu$ m),<sup>2</sup> the chance that no CNT passes through a given gate (e.g., Gate A or B) is very remote].

The first step in our automated analysis is to divide the cell into pull-up and pull-down regions. We will analyze each of these regions separately. Each region is decomposed into a finely divided square grid. The dimension of each side of a square in this grid is equal to the smallest lithography feature size. Each square in this grid has a label — contact (C), doped (D), undoped (UD), etched (E) or gate (G). For a gate, we also include the input variable associated with that gate (e.g,  $G_{\rm A}$  in Fig. 7). For a contact, we label a Vdd contact as  $C_{\rm V}$ , ground contact as  $C_{\rm G}$ , output contact as  $C_{\rm O}$ , and any other intermediate contact as C. Fig. 7 shows the grid decomposition of the NAND cell layouts in Fig. 6.

We create a graph, where each square in the grid is a node in the graph. The label associated with a node is the same as that associated with the corresponding square as described in Table I. There is an edge between two nodes in the graph if and only if the corresponding squares in the grid are adjacent, i.e., the squares corresponding to those two nodes have a boundary



Fig. 7. Grid decomposition of NAND cell layouts in Fig. 6. (a) Pull-up of Fig. 6(a). (b) Pull-down of Fig. 6(a). (c) Pull-up of Fig. 6(b). (d) Pull-down of Fig. 6(b). (e) Pull-up of Fig. 6(c). (f) Pull-down of Fig. 6(c).

or a vertex in common. Two nodes with an edge between them are referred to as *neighboring nodes*.

Any CNT can be represented by a path from a contact node, e.g.,  $C_{\rm V}$  for the pull-up and  $C_{\rm O}$  for the pull-down, to another contact node, e.g.,  $C_{\rm O}$  for the pull-up and  $C_{\rm G}$  for the pull-down, in the graph extracted from the layout. A CNT in a given square in the grid decomposition of the layout can grow into any of its adjacent squares in the grid. Any CNT can be represented by a path in this graph, considering that the edges in the graph account for all possible growth directions of CNTs.

 $<sup>^2</sup>$ CNT density of >100CNTs/ $\mu$ m is needed for CNFETs to be competitive with silicon CMOS transistors [9].

Pull-up of

Fig. 2.1b

(c)

Pull-down of

Fig. 2.1c

(f)



Fig. 8. Graph representations of NAND cell layouts in Fig. 7. (a) Pull-up of Fig. 6(a). (b) Pull-down of Fig. 6(a). (c) Pull-up of Fig. 6(b). (d) Pull-down of Fig. 6(b). (e) Pull-up of Fig. 6(c). (f) Pull-down of Fig. 6(c).

Fig. 8 shows the graphs corresponding to the layouts in Fig. 7. To reduce the number of nodes and edges in the graph, we can recursively combine neighboring nodes with the same labels as in Fig. 8 into a single node. The set of neighbors of this new combined node comprises the union of the neighbors of its constituent nodes. Fig. 9 shows the reduced versions of the graphs in Fig. 8. Considering that we preserve the neighbor list of the graph nodes, we can work on the reduced graph to determine whether a given layout is immune to misaligned and mispositioned CNTs.

Each node in the graph has an associated Boolean function as defined in Table I. For example, the gate node  $G_A$  has the associated function A since the CNTs under that gate conduct when Gate A is turned on (for the PFET pull-up, CNTs under the gate conduct when A is low, whereas for the NFET pull-down, CNTs under the gate conduct when A is high). For a node with label D, the associated function is one because the doped region of the CNT always conducts. For an undoped region, the corresponding Boolean function is zero because an undoped region of the CNT does not conduct. For an etched region, the corresponding Boolean function is zero because the CNT portion in the etched region is removed and does not conduct.

To determine whether the pull-up (pull-down) network implements the correct function in the presence of misaligned and mispositioned CNTs, we need to traverse all possible paths between the Vdd contact (Gnd contact) node and the output contact in the corresponding graph. For the pull-down

Fig. 9. Reduced graphs for NAND cell layouts in Fig. 7. (a) Pull-up of Fig. 6(a). (b) Pull-down of Fig. 6(a). (c) Pull-up of Fig. 6(b). (d) Pull-down of Fig. 6(b). (e) Pull-up of Fig. 6(c). (f) Pull-down of Fig. 6(c).

Fig. 2.1c

(e)

Fig. 2.1b

(d)

network, we compare against the complement of the function implemented by the standard logic cell. In the case of the pull-up network, we apply De-Morgan's law and then complement the variables. The above step simplifies the analysis (Fig. 10).

Let us first consider paths with no loops. The *Boolean function associated with each path* is obtained by AND-ing the Boolean functions associated with the nodes along the path. This Boolean function of a path represents the switch-level function implemented by a CNT traversing that path. For example, in Fig. 9(c), the path  $C_V$ –D– $G_A$ –D– $C_O$  has the Boolean function A and the path  $C_V$ –D–UD–D– $C_O$  has the Boolean function zero. In Fig. 9(a), the path  $C_V$ –D– $C_O$  has the Boolean function one. For paths with loops, we traverse the loops only once, considering that the Boolean expression associated with the path will not change with multiple traversals of the same loops [6].

The OR of the Boolean functions associated with all paths must be identical to the intended function (function without misaligned or mispositioned CNTs) for the circuit to be immune to misaligned and mispositioned CNTs. This is because the paths represent all possible CNT misalignment and mispositioning scenarios. In our implementation, we used standard equivalence checking techniques for this purpose [3].



Fig. 10. Traversal of NAND cell graphs in Fig. 9.

Multiple CNT paths can interact in two ways, either through conduction between CNTs or through electrostatic shielding between CNTs. The effect of interactions between CNT paths is discussed in the Appendix.

We show a few examples of this graph traversal in Fig. 10. Note that the pull-down network is compared with (A and B), which is the complement of the NAND function, whereas the pull-up network is compared with (A OR B), which is a function obtained by applying De-Morgan's law and then complementing the inputs. The functionality of the pulldown networks in both misaligned and mispositioned CNTvulnerable and CNT-immune NAND cell designs is not affected by misaligned and mispositioned CNTs. The reader can verify that the OR of the Boolean functions of all paths in the graphs of Fig. 9(b) and (d) are identical to the intended function implemented by the pull-down network of a NAND cell. These graphs have special properties, and we refer to them as straightline graphs. A misaligned or mispositioned CNT in the pull-up network of the misaligned and mispositioned CNT-vulnerable cell may create a short between the Vdd and Output because the Boolean function of the path  $C_V - D - C_O$  in Fig. 9(a) is one (which includes all possible minterms). However, the pullup network of the misaligned and mispositioned CNT-immune NAND is immune to both misaligned and mispositioned CNTs because the Boolean function of any path cannot include minterms that are not present in the original function.



Fig. 11. Misaligned and mispositioned CNT-immune layout for a network specified in SOP Form.

In summary, the algorithm to determine the misaligned and mispositioned CNT immunity for a given layout comprises of the following steps:

- 1) perform grid decomposition of cell layout;
- 2) extract graph representation of layout;
- 3) perform graph reduction to obtain reduced graph;
- 4) traverse all paths in graph and OR Boolean functions corresponding to paths;
- 5) determine whether the OR-ed Boolean functions of all paths equal the intended function;
- 6) Layout is misaligned and mispositioned CNT immune if and only if the OR of the Boolean functions of all paths in graph is equal to the intended function.

# III. SUFFICIENT CONDITION FOR MISALIGNED AND MISPOSITIONED CNT-IMMUNE DESIGN

We will now describe an algorithm that can be used to implement misaligned and mispositioned CNT-immune layouts of the pull-up and pull-down networks for a standard logic cell. The inputs to our algorithm are the pull-up and pull-down networks represented as a combination of series and parallel transistor networks. We first discuss the case where the pull-up and pull-down networks are expressed in sum of products (SOP) or product of sums (POS) form.

For a network specified in SOP form, the misaligned and mispositioned CNT-immune layout implementation is shown in Fig. 11. Any path in the corresponding graph between the Vdd/Gnd contact and the Output contact must pass through all the gates corresponding to a product term or through an undoped or etched region. Hence, the Boolean function corresponding to that path cannot include minterms that are not present in the SOP representation of the network. Hence, the overall layout in Fig. 11 is immune to misaligned and mispositioned CNTs.

The undoped regions in Fig. 11 can be defined using the same process described in Section I, with an additional processing step. Prior to the doping step, an extended gate region, which includes the actual gate regions as well as the undoped region, is defined; the regions to be doped must not be included. For example, in Fig. 11, a structure that includes only the undoped regions and the Gates  $A_i$ 's,  $B_i$ 's... is defined. During doping,



Fig. 12. Misaligned and mispositioned CNT-immune layout for a network specified in POS form.



Fig. 13. Misaligned and mispositioned CNT-immune layout for network represented by the function A+(B+C)(D+E).

the regions of the CNTs under this extended gate region are masked and remain undoped. After the doping step, the regions of the extended gate over the undoped regions are etched away to define individual gates. Alternately, the CNTs can be removed from the lithographically defined etched regions using oxygen plasma (discussed further in Section VI).

For a network specified in POS form, the misaligned and mispositioned CNT-immune layout implementation is shown in Fig. 12. This structure is immune to misaligned and mispositioned CNTs since each sum term is immune to misaligned and mispositioned CNTs (by the same argument as in the SOP case). Any CNT that spans multiple sum terms must pass through a contact, and this does not change the function implemented by the cell.

An arbitrary representation of the network may not be in either SOP or POS form. In that case, each sum term is implemented with parallel CNFETs with gates at the same horizontal level and undoped/etched regions between the gates (similar to Figs. 11 and 12). Each product term is implemented as a series network of CNFETs. For example, consider the network represented by the expression A+(B+C)(D+E). We first implement the term (B+C)(D+E) similar to Fig. 12. Next, we implement A in parallel with this structure and separated by an undoped region or an etched region similar to Fig. 11. Figs. 14 and 15 show the fabrication steps to fabricate the transistor network in Fig. 13. We use additional metal layers to route the inputs to the logic function, as done in CMOS standard cells.



Fig. 14. Steps to create misaligned and mispositioned CNT-immune layout of Fig. 13 with undoped regions. (a) CNTs on substrate. (b) Etch CNTs outside cell. (c) Define contacts. (d) Define extended gates. (e) Dope CNTs (CNTs under gate remain undoped). (e) Etch to create isolated gates. (f) Add subsequent metal layers (along with interlayer dielectric) to interface with other cells.

The misaligned and mispositioned CNT-immune design technique works for any arbitrary function with any number of inputs as shown in Figs. 13–15. The inputs can be routed in the standard cell using multiple metal layers after the etched and the undoped regions are created. The use of multiple metal layers for routing in standard cells is a common practice in CMOS. Other nanoscale standard cell design techniques described in [1] also use metal 1, gate, and metal 2 wiring within standard cells.

To make an arbitrary CMOS layout misaligned and mispositioned CNT immune, we need to have undoped/etched regions in the CNFET layout outside the corresponding CMOS diffusion and active regions of the transistors to render the CNTs in those regions nonconductive. This represents a sufficient, but not necessary, condition for misaligned and mispositioned CNT-immune design. This technique is compatible with existing VLSI design flows and does not require die-specific customization.

## IV. SIMULATION RESULTS

A misaligned and mispositioned CNT-immune layout may impose energy, delay, or area penalties because of additional undoped or etched regions between gates. In this section, we



Fig. 15. Steps to create misaligned and mispositioned CNT-immune layout of Fig. 13 with etched regions. (a) CNTs on substrate. (b) Define contacts. (c) Define gates. (d) Etch CNTs between gates and outside cell. (e) Dope CNTs (CNTs under gate remain undoped). (f) Add subsequent metal layers (along with interlayer dielectric) to interface with other cells.

present simulation results to quantify these penalties for standard logic library cells. For circuit simulations, we use a CN-FET HSPICE model that is implemented with practical device nonidealities and calibrated to 90% accuracy using experimental CNT data [8]. For each standard cell, we simulated a fivestage fan-out-of-four (FO4) chain of that cell, and measured the delay through and the switching energy consumed by the third stage. We used a 0.9-V power supply for CNFET circuits at the 32-nm-technology node [15]. Fig. 16 shows the circuit layouts of misaligned/mispositioned CNT-vulnerable NAND3 and AOI21 standard cells. Fig. 17 shows the layouts of misaligned and mispositioned CNT-immune NAND3 and AOI21 standard cells. The presence of undoped or etched regions increases the width of the gates, resulting in increased area and energy. Table II shows the area, delay, and energy improvements of a minimum-sized CNFET logic cell over a minimum-sized logic cell in 32-nm Si CMOS. The silicon CMOS standard cells were simulated using the BSIM4 predictive technology models [39]. Table III shows the penalties for misaligned and mispositioned CNT-immune cells compared with misaligned and mispositioned CNT-vulnerable cells. Area penalties were calculated directly from the cell layouts. These area penalties decrease in the case of nonminimum-sized standard cells because the fraction of the cell area occupied by the etched or undoped region is reduced.

## V. EXPERIMENTAL DEMONSTRATION

We present experimental demonstration of misaligned and mispositioned CNT-immune logic structures. These logic structures correspond to pull-ups of NAND, NOR, AND-OR-INVERT, and OR-AND-INVERT functions. Directional CNTs were



Fig. 16. Misaligned and mispositioned CNT-vulnerable (a) NAND3 and (b) AOI21.



Fig. 17. Misaligned and mispositioned CNT-immune (a) NAND3 and (b) AOI21 cells.

grown on single-crystal quartz using ferritin or iron as catalyst [20]. After growth, the contact metal (palladium), gate oxide (hafnium oxide), and gate metal (platinum) were defined using conventional photolithography. The CNTs were etched from lithographically defined regions for misaligned and

TABLE II

AREA, ENERGY, AND DELAY IMPROVEMENTS OF MINIMUM-SIZED CNFET
STANDARD CELLS COMPARED TO CORRESPONDING MINIMUM-SIZED
STANDARD CELLS IN 32-nm CMOS

|                    | Misaligned /<br>Mis-positioned CNT<br>vulnerable layout |        |       | Misaligned-and-<br>mis-positioned CNT<br>immune layout |        |       |
|--------------------|---------------------------------------------------------|--------|-------|--------------------------------------------------------|--------|-------|
|                    | Area                                                    | Energy | Delay | Area                                                   | Energy | Delay |
| nand2              | 3.41x                                                   | 1.15x  | 5.83x | 3.45x                                                  | 1.12x  | 6.28x |
| nand3              | 3.73x                                                   | 1.31x  | 6.28x | 3.35x                                                  | 1.15x  | 5.72x |
| nand4              | 3.73x                                                   | 1.44x  | 6.95x | 3.08x                                                  | 1.22x  | 6.16x |
| nor2               | 3.18x                                                   | 1.28x  | 7.21x | 3.22x                                                  | 1.22x  | 7.14x |
| nor3               | 4.00x                                                   | 1.23x  | 7.87x | 3.59x                                                  | 1.07x  | 7.15x |
| nor4               | 3.75x                                                   | 1.23x  | 7.56x | 3.09x                                                  | 1.09x  | 8.00x |
| aoi21<br>~(ab+c)   | 3.40x                                                   | 1.69x  | 7.30x | 3.49x                                                  | 1.68x  | 7.24x |
| oai21<br>~((a+b)c) | 3.20x                                                   | 1.41x  | 7.64x | 3.28x                                                  | 1.40x  | 7.58x |

TABLE III
PENALTIES FOR MISALIGNED AND MISPOSITIONED CNT-IMMUNE DESIGN

|                          | Penalties |         |                              |  |
|--------------------------|-----------|---------|------------------------------|--|
| Cell Type                | Area*     | Energy* | Delay<br>[max {rise, fall}]* |  |
| nand2                    | -1%       | 3%      | -7%                          |  |
| nand3                    | 11%       | 15%     | 10%                          |  |
| nand4                    | 21%       | 18%     | 13%                          |  |
| nor2                     | -1%       | 5%      | 1%                           |  |
| nor3                     | 11%       | 16%     | 10%                          |  |
| nor4                     | 21%       | 12%     | -5%                          |  |
| aoi21<br>[f = ~(ab+c)]   | -2%       | 1%      | 1%                           |  |
| oai21<br>[f = ~((a+b)c)] | -2%       | 1%      | 1%                           |  |
| Full Adder               | 12%       | 10%     | 7%                           |  |

<sup>\*</sup> Negative penalties imply improvements

mispositioned CNT-immune logic structures [Fig. 18(d)]. Metallic CNTs were removed using electrical breakdown [5] after the fabrication of misaligned and mispositioned CNT-immune logic structures to improve the on–off ratio of the CNFETs. Fig. 19 shows SEM images of misaligned and mispositioned CNT-immune logic structures with the etched CNT regions. Details of the fabrication process are found in [25].

Consider the NAND pull-up [Figs. 19(a) and 20(a)]. When both gates are off, the drive current ( $I_{\rm drive}$ ) is very small. When both gates are on,  $I_{\rm drive}$  is at maximum, and when only one of the gates is on,  $I_{\rm drive}$  is approximately halfway between the minimum and maximum values. For the NOR pull-up [Figs. 19(b) and 20(b)], the drive current is large only when both gates are on; when either of the gates is off, the drive current is very small.

## VI. RELATED WORK

Several earlier publications addressed the problem of high defect rates in nanoscale circuits manufactured using self-



Fig. 18. Misaligned and mispositioned CNT-immune CNFET circuits. (a) Cross section of CNFET. (b) SEM of fabricated CNFET. (c) Misaligned and mispositioned CNT-immune NAND pull-up before etching. (d) Misaligned and mispositioned CNT-immune NAND pull-up after etching.



Fig. 19. Experimental demonstration of misaligned and mispositioned CNT-immune logic structures. SEM images of logic structures corresponding to (a) NAND, (b) NOR, (c) AND-OR-INVERT, and (d) OR-AND-INVERT pull-ups.



Fig. 20. Experimental demonstration of correct logic behavior of misaligned and mispositioned CNT-immune (a) NAND and (b) NOR pull-up logic structures.

assembly. They also stressed the need for design techniques to overcome these problems. For example, it was observed in [4] that the defect rates of nanotechnology will be large and conventional fault-tolerance techniques may not be sufficient. Several publications discuss the use of test, reconfiguration, and fault-tolerance techniques for such purposes [7], [12], [23], [26]–[28], [31]–[34]. The design technique in this paper addresses the misaligned and mispositioned CNT problem at a much lower level of abstraction at the layout itself. It is demonstrated that the misaligned and mispositioned CNT problem can be successfully solved at this level of abstraction, reducing the burden on higher level techniques. This technique is compatible with existing VLSI design flows and does not require diespecific customization. As a result, synthesis techniques for tolerating high defect rates, e.g., [14] and [37], can incorporate suitable cost tradeoffs using the misaligned and mispositioned CNT-immune standard cells. CNT modeling techniques described in [24] and [29] can be integrated to quantify the performance of logic circuits designed using our technique in the presence of misaligned and mispositioned CNTs.

The use of CNTs for future interconnects has been studied in [2] and is complementary to this paper. It will be interesting to investigate if our presented technique can be extended for the design of self-assembled CNFETs using DNA [10] or graphene nanoribbon field-effect transistors [22].

#### VII. CONCLUSION

Misaligned and mispositioned CNTs impose a major barrier to practical implementations of CNFET-based logic circuits. This paper shows that it is possible to overcome this barrier by designing CNFET-based logic circuits that are inherently immune to misaligned and mispositioned CNTs. The energy, delay, and area costs associated with such a design technique are significantly lower than traditional fault-tolerance techniques. Moreover, this design technique can be easily automated and is compatible with existing VLSI design flows, as demonstrated in this paper. We have also demonstrated actual hardware prototypes of misaligned CNT-immune logic structures. Major areas of future research include the following: 1) automated techniques for synthesizing misaligned and mispositioned CNTimmune circuit layouts together with global energy, delay, and area optimization (this is in contrast to the sufficient condition we use in this paper for generating misaligned and mispositioned CNT-immune layouts); 2) collection of CNT misalignment statistics to further reduce costs associated with misaligned and mispositioned CNT-immune designs; and 3) techniques for designing CNFET-based logic circuits immune to metallic CNTs. An interesting open question is the applicability of the presented design methods for other nanodevices, such as semiconductor nanowire or graphene nanoribbon fieldeffect transistors.

## APPENDIX

CNTs can interact among themselves in two ways.

1) Conduction between CNTs [11]. This can occur when CNTs contact each other, either in the doped source



Fig. 21. CNT interactions under the gate.

and drain or in the channel region. Conduction between CNTs creates additional paths for current to flow between contacts. Considering that the algorithm described in Section II accounts for all such conduction paths, if such a path causes incorrect logic functionality, it will be reported by the algorithm. Further, the misaligned and mispositioned CNT-immune design technique described in Section III will prevent incorrect logic functionality in this case.

2) Electrostatic shielding between CNTs. If CNT misalignment occurs under the gate region, the upper CNT partially shields the gate from the lower CNT (Fig. 21). Hence, the conductivity of the lower and upper CNTs are controlled by the gate, and the on current through the lower CNT decreases. We use a 3-D field solver to calculate the four electrostatic coupling capacitances shown in Fig. 21 and then exported these values to the CNFET HSPICE model [8]. In the worst case (when two CNTs overlap along the entire gate region), the on current of the bottom CNT degrades by 11%. Here, the small diameter (<2-3 nm) of the CNTs has a very important role, as the gate control for CNTs is through fringing electric fields and the top CNT does not completely shield the bottom CNT from the gate. Thus, the current through CNTs is, to the first order, independent of the effects of electrostatic shielding.

#### ACKNOWLEDGMENT

The authors would like to thank D. Akinwande, A. Badmaev, Prof. H. Dai, Dr. J. McVittie, Prof. Y. Nishi, K. Ryu, H. Wei, J. Zhang, and Prof. C. Zhou for fruitful collaborations. The fabrication was done in the Stanford Nanofabrication Facility of the National Nanotechnology Infrastructure Network.

#### REFERENCES

- D. Atienza, S. K. Bobba, M. Poli, G. De Micheli, and L. Benini, "System-level design for nano-electronics," in *Proc. 14th IEEE ICECS*, Marrakech, Morocco, 2007, pp. 747–751.
- [2] K. Banerjee and N. Srivastava, "Are carbon nanotubes the future of VLSI interconnections?" in *Proc. ACM/IEEE Des. Autom. Conf.*, 2006, pp. 809–814.
- [3] I. Beer et al., "RuleBase: An industry-oriented formal verification tool," in Proc. ACM/IEEE Des. Autom. Conf., 1996, pp. 655–660.
- [4] M. Butts, A. DeHon, and S. C. Goldstein, "Molecular electronics: Devices, systems and tools for gigagate, gigabit chips," in *Proc. Int. Conf. CAD*, 2002, pp. 433–440.
- [5] P. G. Collins, M. S. Arnold, and P. Avouris, "Engineering carbon nanotubes and nanotube circuits using electrical breakdown," *Science*, vol. 292, no. 5517, pp. 706–709, Apr. 2001.
- [6] T. H. Cormen, C. E. Leiserson, R. L. Rivest, and C. Stein, *Introduction to Algorithms*. Cambridge, MA: MIT Press, 1990.
- [7] A. DeHon and H. Naeimi, "Seven strategies for tolerating highly defective fabrication," *IEEE Des. Test Comput.*, vol. 22, no. 4, pp. 306–315, Jul./Aug. 2005.
- [8] J. Deng and H.-S. P. Wong, "A circuit-compatible SPICE model for enhancement mode carbon nanotube field effect transistors," *Proc. Int. Conf. Simul. Semicond. Process. Devices*, pp. 166–169, 2006.
- [9] J. Deng, N. Patil, K. Ryu, A. Badmaev, C. Zhou, S. Mitra, and H.-S. P. Wong, "Carbon nanotube transistor circuits: Circuit-level performance benchmarking and design options for living with imperfections," in *Proc. Int. Solid-State Circuits Conf.*, 2007, pp. 70–588.
- [10] C. Dwyer, V. Johri, J. P. Patwardhan, A. R. Lebeck, and D. J. Sorin, "Design tools for self-assembling nanoscale technology," *Nanotechnology*, vol. 15, no. 9, pp. 1240–1245, 2004.
- [11] M. S. Fuhrer et al., "Crossed nanotube junctions," Science, vol. 288, no. 5465, pp. 494–497, Apr. 2000.
- [12] S. C. Goldstein and M. Budiu, "NanoFabrics: Spatial computing using molecular electronics," in *Proc. Int. Symp. Comput. Architecture*, 2001, pp. 178–191.
- [13] S. Han, X. Liu, and C. Zhou, "Template-free directional growth of single-walled carbon nanotubes on a- and r-plane sapphire," *J. Amer. Chem. Soc.*, vol. 127, no. 15, pp. 5294–5295, Apr. 2005.
- [14] C. He and M. F. Jacome, "Defect-aware high-level synthesis targeted at reconfigurable nanofabrics," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 26, no. 5, pp. 817–833, Aug. 2006.
- [15] [Online]. Available: http://www.itrs.net/Links/2005ITRS/Home2005.htm
- [16] A. Javey, J. Guo, Q. Wang, M. Lundstrom, and H. Dai, "Ballistic carbon nanotube field-effect transistors," *Nature*, vol. 424, pp. 654–657, Aug. 2003.
- [17] A. Javey, R. Tu, D. Farmer, J. Guo, and H. Dai, "High performance nanotube n-FETs with chemically doped contacts," *Nano Lett.*, vol. 5, pp. 345–348, 2005.
- [18] S. J. Kang, C. Kocabas, T. Ozel, M. Shim, N. Pimparkar, M. A. Alam, S. V. Rotkin, and J. A. Rogers, "High-performance electronics using dense, perfectly aligned arrays of single-walled carbon nanotubes," *Nature Nanotechnol.*, vol. 2, pp. 230–236, Mar. 2007.
- [19] C. Kocabas, M. Shim, and J. A. Rogers, "Spatially selective guided growth of high-coverage arrays and random networks of singlewalled carbon nanotubes and their integration into electronic devices," J. Amer. Chem. Soc., vol. 128, no. 14, pp. 4540–4541, Mar. 2006.
- [20] C. Kocabas, N. Pimparkar, O. Yesilyurt, S. J. Kang, M. A. Alam, and J. A. Rogers, "Experimental and theoretical studies of transport through large scale, partially aligned arrays of single-walled carbon nanotubes in thin film type transistors," *Nano Lett.*, vol. 7, no. 5, pp. 1195–1202, Mar. 2007.
- [21] Y. Li *et al.*, "Preferential growth of semiconducting single-walled carbon nanotubes by a plasma enhanced CVD method," *Nano Lett.*, vol. 4, no. 2, pp. 317–321, Jan. 2004.
- [22] X. Li, X. Wang, L. Zhang, S. Lee, and H. Dai, "Chemically derived, ultrasmooth graphene nanoribbon semiconductors," *Science*, vol. 319, no. 5867, pp. 1229–1232, Feb. 29, 2008.
- [23] K. Nepal et al., "Optimizing noise-immune nanoscale circuits using principles of Markov random fields," in *Proc. Great Lakes Symp. VLSI*, 2006, pp. 149–152.
- [24] B. C. Paul, S. Fujita, M. Okajima, and T. Lee, "Modeling and analysis of circuit performance of ballistic CNFET," in *Proc. ACM/IEEE Des. Autom. Conf.*, 2006, pp. 717–722.
- [25] N. Patil, A. Lin, E. R. Myers, H.-S. P. Wong, and S. Mitra, "Integrated wafer-scale growth and transfer of directional carbon nanotubes and

- misaligned-carbon-nanotube-immune logic structures," in *Proc. Symp. VLSI Technol.*, 2008, pp. 205–206.
- [26] E. Rachlin and J. E. Savage, "Nanowire addressing with randomized-contact decoders," in *Proc. Int. Conf. CAD*, 2006, pp. 735–742.
- [27] R. M. Rad and M. Tehranipoor, "A new hybrid FPGA with nanoscale clusters and CMOS routing," in *Proc. ACM/IEEE Des. Autom. Conf.*, 2006, pp. 727–730.
- [28] W. Rao, A. Orailoglu, and R. Karri, "Fault tolerant nanoelectronic processor architectures," in *Proc. Asia South Pacific Des. Autom. Conf.*, 2005, pp. 311–316.
- [29] A. Raychowdhury, S. Mukhopadhyay, and K. Roy, "Modeling of ballistic carbon nanotube field effect transistors for efficient circuit simulation," in *Proc. Int. Conf. CAD*, 2003, pp. 487–490.
- [30] R. Saito, G. Dresselhaus, and M. Dresselhaus, *Physical Properties of Carbon Nanotubes*. London, U.K.: Imperial College Press, 1998.
- [31] G. Snider, P. Kuekes, and R. S. Williams, "CMOS-like logic in defective, nanoscale crossbars," *Nanotechnology*, vol. 15, no. 8, pp. 881–891, Aug. 2004.
- [32] D. B. Strukov and K. K. Likharev, "Defect-tolerant architectures for nanoelectronic crossbar memories," *J. Nanosci. Nanotechnol.*, vol. 7, no. 1, pp. 151–167, Jan. 2007.
- [33] M. B. Tahoori, "Application-independent defect-tolerance of reconfigurable nano-architectures," ACM J. Emerg. Technol. Comput., vol. 2, no. 3, pp. 197–218, Jul. 2006.
- [34] Z. Wang and K. Chakrabarty, "Using built-in self-test and adaptive recovery for defect tolerance in molecular electronics-based nanofabrics," in *Proc. Int. Test Conf.*, 2005, pp. 477–486.
- [35] H.-S. P. Wong, J. Appenzeller, V. Derycke, R. Martel, S. Wind, and P. Avouris, "Carbon nanotube field effect transistors—Fabrication, device physics, and circuit implications," in *Proc. Int. Solid-State Circuits Conf.*, 2003, pp. 370–371.
- [36] G. Zhang, P. Qi, X. Wang, Y. Lu, X. Li, R. Tu, S. Bangsaruntip, D. Mann, L. Zhang, and H. Dai, "Selective etching of metallic carbon nanotubes by gas-phase reaction," *Science*, vol. 314, no. 5801, pp. 974–977, Nov. 2006.
- [37] R. Zhang and N. K. Jha, "Threshold/majority logic synthesis and concurrent error detection targeting nanoelectronic implementations," in *Proc. Great Lakes Symp. VLSI*, 2006, pp. 8–13.
- [38] J. Zhang, N. P. Patil, and S. Mitra, "Design guidelines for metallic-carbon-nanotube-tolerant digital logic circuits," in *Proc. DATE*, 2008, pp. 1009–1014.
- [39] W. Zhao and Y. Cao, "New generation of predictive technology model for sub-45 nm design exploration," in *Proc. ISQED*, 2006, pp. 585–590.



Nishant Patil received the B.S. degree (Honors) in electrical and computer engineering with a minor in physics from Carnegie Mellon University, Pittsburgh, PA, in 2004 and the M.S. degree in electrical engineering from Stanford University, Stanford, CA, in 2006. He is currently working toward the Ph.D. degree in electrical engineering at Stanford University.

His research interests include simulation and fabrication of carbon-nanotube field-effect transistors and circuits.

Mr. Patil is a recipient of the Stanford School of Engineering Fellowship and the Art and Mary Fong Stanford Graduate Fellowship.



**Jie Deng** received the B.S. degree in electrical engineering from Beijing University, Beijing, China, in 2001 and the M.S. and Ph.D. degrees in electrical engineering from Stanford University, Stanford, CA, in 2004 and 2007, respectively.

He has been with the IBM Semiconductor Research and Development Center, Hopewell Junction, NY, since June 2007. He is working on logic performance benchmarking and Iddq modeling.



Albert Lin received the B.S. and M.Eng. degrees in electrical engineering and computer science with a minor in biomedical engineering from the Massachusetts Institute of Technology (MIT), Cambridge, MA, in 2004 and 2006, respectively. He is currently working toward the Ph.D. degree at Stanford University, Stanford, CA, under Prof. H.-S. Philip Wong of the Center for Integrated Systems, working on carbon-nanotube (CNT) field-effect transistor circuits.

His research interests include CNT material syn-

thesis, transistor device fabrication, circuit design, and modeling.

Mr. Lin was a recipient of a number of awards while at MIT, including the Siebel Scholar Fellowship and Bell Northern Research Project Award. In 2006, he received the Stanford Fellowship for Graduate Study at the Department of Electrical Engineering, Stanford University. He is a member of the American Academy of Achievement and several honor societies.



**H.-S. Philip Wong** (F'01) received the B.Sc. (Hons.) degree from the University of Hong Kong in 1982, the M.S. degree from the State University of New York, Stony Brook, in 1983, and the Ph.D. degree from Lehigh University, Betlehem, PA, in 1988, all in electrical engineering.

In 1988, he joined the IBM T. J. Watson Research Center, Yorktown Heights, NY. In September, 2004, he joined Stanford University as a Professor of electrical engineering at the Center for Integrated Systems. While at IBM, he worked on CCD and

CMOS image sensors, double-gate/multigate MOSFETs, device simulations for advanced/novel MOSFETs, strained silicon, wafer bonding, ultra-thin-body SOIs, extremely short gate FETs, germanium MOSFETs, carbon nanotube FETs, and phase change memory. He held various positions, from Research Staff Member to Manager, to Senior Manager. While he was a Senior Manager, he had the responsibility of shaping and executing IBM's strategy on nanoscale science and technology, as well as exploratory silicon devices and semiconductor technology. His research interests are in nanoscale science and technology, semiconductor technology, solid-state devices, and electronic imaging. His interests include exploring new materials, novel fabrication techniques, and novel device concepts for future nanoelectronics systems. Novel devices often enable new concepts in circuit and system designs. His research also includes explorations into circuits and systems that are device driven. His current research covers a broad range of topics, including carbon nanotubes, semiconductor nanowires, self-assemblies, exploratory logic devices, and novel memory devices.

Dr. Wong served on the IEEE Electron Devices Society as an elected AdCom Member from 2001 to 2006. He served on an International Electron Devices Meeting (IEDM) committee from 1998 to 2007 and was the Technical Program Chair in 2006 and the General Chair in 2007. He served on the International Solid-State Circuits Conference (ISSCC) Program Committee from 1998 to 2004 and was the Chair of the Image Sensors, Displays, and MEMS subcommittee during 2003-2004. He serves on the Executive Committee of the Symposia of VLSI Technology and Circuits. He was the Editor-in-Chief of the IEEE TRANSACTIONS ON NANOTECHNOLOGY during 2005-2006. He is a Distinguished Lecturer of the IEEE Electron Devices Society and the IEEE Solid-State Circuit Society. He has taught several short courses at the IEDM, the ISSCC, the Symposium on VLSI Technology, the IEEE International SOI Conference, the European Solid-State Device Research Conference, and at International Society for Optical Engineering conferences. He is a member of the Emerging Research Devices Working Group of the International Technology Roadmap for Semiconductors.



**Subhasish Mitra** received the Ph.D. degree in electrical engineering from Stanford University, Stanford, CA.

Prior to joining Stanford, he was a Principal Engineer with Intel Corporation. He currently an Assistant Professor with the Department of Electrical Engineering and the Department of Computer Science, Stanford University, where he leads the Stanford Robust Systems Group. He has coauthored more that 100 technical papers and has invented design and test techniques that have seen widespread

proliferation in the chip-design industry. His X-Compact technique for test compression is used by more than 50 Intel products and is supported by major computer-aided design tools. His recent work on imperfection-immune circuit design using carbon nanotubes, jointly with his students and collaborators, has been highlighted in the Massachusetts Institute of Technology's *Technology Review*, *EE Times*, and several other publications. His research interests include robust system design, very large scale integration design, computer-aided design (CAD) and test, and design for emerging nanotechnologies.

Dr. Mitra's major honors include the National Science Foundation CAREER Award, a Terman Fellowship, IEEE Circuits and Systems Society Donald O. Pederson Award for the best paper published in the IEEE TRANSACTIONS ON CAD, ACM SIGDA Outstanding New Faculty Award, Best Paper Award at the IEEE/ACM Design Automation Conference, a Divisional Recognition Award from Intel "for a Breakthrough Soft Error Protection Technology," a Best Paper Award at the Intel Design and Test Technology Conference for his work on Built-In Soft Error Resilience, and the Intel Achievement Award, Intel's highest corporate honor, "for the development and deployment of a breakthrough test compression technology." He has held several consulting positions and served on committees of several IEEE and ACM conferences and workshops as cofounder, general and program Chair, and organizing and program committee member.